There are 800-1500 pages long datasheets to download, afaik..
PS: hopefully at least 3-4 ADCs are simultaneously sampling..
They seem to have dropped the datasheet + FRM method, where you often end up referring to multiple documents, and have to figure out anything different between datasheet and FRM.
The current chips have two ADCs for simultaneous sampling.
Fastest Tad is 12.5ns (80MHz derived from a 320MHz clock, using the ADC's fixed divide-by-4), parameter AD50 on Table 37-40 p1484, document DS70005539B.
Sampling time Tsamp for 12 bits must be 9ns minimum (assuming typical internal Ric = 1k ohm and Chold = 1pF, and negligible source impedance, AD60 & AD62 on Table 37-40 p1484). The next available sample time is 31.25ns, from Section 15.3.6 p851.
Conversion time Tconv is 1.5 Tad, or 18.75ns irrespective of the number of conversion bits you need, it always converts 12 bits. Section 15.4.3 p865.
Tconv + Tsamp = 50ns, so 20MHz sample rate is maximum rate for 12 bits (also applies if you're only interested in 9, 10 and 11 bits).
If you want to do an in-spec conversion at minimum Tsamp (6.25ns) and Tconv (1.5 Tad or 18.75ns), 8 bits is the maximum effective resolution (it still converts 12 bits, but only up to 8 bits are reliable).