The capacitor C3 is calling for trouble. A low pass filtering in the feedback path is usually a bad idea and tends to promote oscillations.
Actually, I took that from both the LT1010 data sheet and Linear AN86 which shows that specific feedback configuration was used in the configuration I plan on using. (clip attached)
As this is only a buffer to follow a KVD I figure slower is better. I can tweak it if I see oscillations, but I figured as it was in the data sheet I could play with the values as required to tune it if it turns out to be a problem.
If the FETs are too expensive one could consider low leakage diodes like BAV199. The typical leakage current is comparable, but not guarantied (tested). Changes are very good to be way lower than the OPs bias.
They are expensive, but as I already have them (plus a spare set) I figure I'll go with that for the first incarnation. I assume like everything I'll build a few of these as I discover bits that don't behave the way I want them to behave. I've found an smd equivalent of the 4117 with essentially the same leakage characteristics, and they are 60c a pop. I was more interested in seeing how low I could get the input bias. Most choppers I looked at started with a typical value in the 10s of pA. The 1052 is typically 1pA with a max of where they other choppers start (~30pA), so I wanted to try and get an input protection configuration that wouldn't significantly eat into that. Burr Brown app note AB-064 indicates the 2N4117A can be below 200fA for the sorts of voltages dealt with here, so they shouldn't seriously degrade the chain.
As the LTC1052 also has diodes inside, one could consider using 2 diodes in series each and used bootstrapping, so that the extra diodes would contribute essentially no extra current as they would be a essentially 0 voltage. The extra diodes would be a coarse stage and with there capacitance would also provide some filtering.
I figured there would be input clamps but as I couldn't find any details on the data sheet I went with the external clamp. These are good for up to 50mA and I plan on limiting the input impedance down to a tenth of that (~3k). Now admittedly the external clamp is likely to exceed Vin by 0.6V and the absolute maximum spec is Vin+0.3v I might still do some damage, but I was hoping the input resistors would keep that under control. The fets are there to protect against my kids knocking something on the bench and stuffing 30V into the input.
For the output resistor one could consider have the DC feedback from behind resistors and only higher frequency feedback from before the resistor. This would be the normal circuit to isolate capacitive loads.
The output resistor was put in place to keep the short circuit current down. I'm not worried about damaging the LT1010. That can manage 100mA. It's there to keep the total dissipation between the linear regulator and LT1010 under control only. I'm not so worried about capacitive loads right now. Of course I might build it and find I have to be, and that'll require me having another crack at it.
Thanks for taking a look at it.