Hello!I have been trying to solve this excercise with a
bias circuit for a negative feedback voltage amplifier for a week now. I think I need a helping hand.
I have no clue how to solve
a) for instance.
My knowledge:I have previously studied the output stage transistor as a switch to approximate when clipping can occur in the output stage of the amplifier which is pnp transistor in this case. I have studied npn transistors and not pnps.
The image below comes from an excrecise I did previously where you can see a box (nullorn, ideal amplifier, two-port) and an output stage which is an npn transistor with a load R
L between the collector and emitter.
What I get from the problem:The circuitry in the excercise is a tad more advanced. R
1 and R
2 are the feedback resistors. The two mirrored transistors make up a differential stage. R
C is biasing resistance (I have yet not figured out its purpose,
I guess that it has something to do with the balancing of the differential amplifier's base voltages). R
L is the load and R
e is usedas a current source to deliver current to (from) the differential amplifier above. And I know that the pnp transistor has 2.5V on the emitter.
Goal:I an now trying to somehow translate the cicuitry in the problem above to the simplified version (with that box above) with an pnp transistor wich I will later be able to analyze using the "swith model".
Can I get any helpful advice on how I can tackle this problem? Please go easy on me.